# ECE 464 Project: Binary Artificial Neural Network



### **Abstract**

The main purpose of this project is to design a fixed size single stage binary convolutional artificial neural network. The fixed size regards to the 3x3 weight matrix, and a 4x4 input matrix giving us an output matrix of 2x2. The design uses three simulated SRAM units used to read and write values to and from .dat files alongside with my design that allows the values to perform binary convolutions. My initial approach was using a counter as the control strategy that does a set of multiplication for all four convolutions for each weight index. Afterwards, the design sums up the number of 1's and set the output SRAM data. However, I was able to optimize this further making a much more efficient design by reducing the number of states and removing unnecessary registers. The result that the design was able to achieve was an area of 603.82 um<sup>2</sup> with a clock period of 2.06 nanoseconds with a performance of 4975.48.

## ECE 464 Project: Binary Artificial Neural Network

Alan Zheng

Note. This outline is not intended as a rigid structure but as guidance.

#### 1. Introduction

The design created here is a fixed Binary Convolution Artificial Neural Network with a fixed input size of 4x4, a weight size of 3x3 which results to an output matrix of 2x2. The control strategy used was a counter that performs a linear sequence of states. This resulted in a unit that can handle the fixed inputs and weight with a total area of 603.82 um<sup>2</sup> with a clock period of 2.06 nanoseconds.



Figure 1: Binary Convolution Example

#### A. Convolution and File format

The main mathematical formula performed here is a binary convolution. An example of a binary convolution can be seen in Figure 1, where the weight matrix is multiplied with the values in the input matrix before it is summed up and calculated to an output of 1 for positive or 0 for negative. The multiplication regarding the binary output is exactly like a 2 input XNOR gate show in Figure 2. There are four outputs because the 3x3 weight matrix can "fit" in the input matrix 4 different ways see Figure 3, with 9 total multiplications where each weight gets one input value for each output value.

| Weight Bit | Input Bit | Multiplication | Α | В | Output |
|------------|-----------|----------------|---|---|--------|
| -1         | -1        | 1              | 0 | 0 | 1      |
| -1         | 1         | -1             | 0 | 1 | 0      |
| 1          | -1        | -1             | 1 | 0 | 0      |
| 1          | 1         | 1              | 1 | 1 | 1      |

Figure 2: Convolution Multiplication and XNOR Truth Table



Figure 3: Multiplication

It is also important to clarify the format of the 3 .dat files that values are extracted and imported from. In Figure 4, we can observe how the .dat file is structured with the left-hand number being the address and the right hand being the values in the matrix. In Figure 5, we can see how that number is converted into a matrix that is used for convolution.





Figure 5: Matrix to Data

## B. Report Overview

The rest of this report will outline 3 major sections one explains some design implementations and algorithms, the second describes the timing diagram and design interface, and third, the verification techniques used to ensure correct functionality.

# 2. Micro-Architecture

This design uses a counter that has a linear sequence of states with a few if statements that decides that progress. In Figure 6, we can observe the counter going through the linear path along with that is done along the way.



Figure 6: Design General Counter Diagram

Although the counter is controlled by if statements, there is also a case state where main convolution takes place without much logic blocking it. There are 3 case states; state 0, performs the convolution multiplication by using XNOR with the input and weights, state 1 sets a flag high to perform the summation of the 1's in each convolution multiplication, state 2, checks the summed value if they are above the threshold, positive (1) vs negative (0), which the output sets and writes to the SRAM. State 3 also sets write address and turns write enable high.

### 3. Interface Specification

There are two types of interfaces that can be discussed here one being the SRAM and second being my design.

# A. SRAM Interface

In Figure 7, we can see that input, output, and control signals of the SRAM.



Figure 7: SRAM Interface

The three SRAMs are called in the testbench in not in my design. The SRAM interface signal read\_write\_select and write\_enable are used to determine if the SRAM is reading an address or writing to one. The read\_address and write\_address are just like what it means, the address that it is reading/writing to. Similarly write\_data\_in and read\_data\_out indicates what is being read or written.

# B. Design Module Interface

All three SRAM has the same interface however, not all the input/outputs are used and solely depend on the interface of my design. In Figure 8, we can observe that the output

of the SRAM on the input and weight SRAM is the input to the interface and the output of the interface is the input of the write SRAM.



Figure 8: Design Interface

In Table 1, we can see which signals are included in the interfaced described in Figure 8 as well as what their functions are.

| Design Interface Signals |                                                   |  |  |  |
|--------------------------|---------------------------------------------------|--|--|--|
| Input Signals            |                                                   |  |  |  |
| dut_run                  | Starts the calculation                            |  |  |  |
| clk                      | Master clock                                      |  |  |  |
| reset_b                  | Set module to waiting state and reset registers   |  |  |  |
| dut_sram_read_data       | Result value is passed to module from Input SRAM  |  |  |  |
| dut_wmem_read_data       | Result value is passed to module from Weight SRAM |  |  |  |
| Output Signals           |                                                   |  |  |  |
| dut_busy                 | Set to high when module is working                |  |  |  |
| dut_sram_read_address    | Sets address and sent to Input SRAM               |  |  |  |
| dut_sram_write_address   | Sets address and sent to Output SRAM              |  |  |  |
| dut_sram_write_data      | Sets data and sent to Output SRAM                 |  |  |  |
| dut_sram_write_enable    | Set to high and let Output SRAM to write          |  |  |  |
|                          | dut_sram_write_data to dut_sram_write_address     |  |  |  |
| dut_wmem_read_address    | Sets address and sent to Input SRAM               |  |  |  |

Table 1: Interface Signal

## C. ModelSim Waveforms

There are two major area of interest when looking at the timing diagram. There is an initial setup where the SRAM fetches the input from input\_sram.dat and weight\_sram.dat based on the address set by the reset controller in the top design. The second stage computes the binary convolution based on the input and weight values and writes the

output to an SRAM once both dut\_busy is low and write\_enable is high. We can see both stages in Figure 9.



Figure 9: ModelSim Waveform at Fast Clock Period

In Figure 9, the first column indicates the signal name on each row. The column next to that indicates the final values, in binary, of the signals. Finally, the third section shows the behavior of each signal as well as indicating the values of that signal in binary at a given point in time.

#### 5. Verification

There were many hours spent in debugging as well as verifying that the convolution given has the proper values at each stage of the counter. By using \$display commands in the top module, the values can be displayed in ModelSims transcript for debugging purposes. The command was used to ensure that the convolution multiplication results in the correct array of bits as well as the proper number of 1's and 0's.

This test requires the use of a .dat file with expected outputs and compares with our result. To verify the correctness of my design, I have tested the design against additional inputs, weight matrix, and intended output alongside with the one provided. The input and weight matrix I have made are randomly generated using RNG.

Additionally, the design can also be verified by using Synopsys to ensure that there are no unintended latches as well as optimizing the clock period to area ratio which can be seen in the next section.

### 6. Results Achieved

To check the physical characteristics of the design, the module was synthesized using Synopsys2019 over NC States remote Grendel server. The module was synthesized with pre-configured set of constraints defined in script1Project.tcl and script2Project.tcl which are included by the instructor. Proceeding the synthesis, a report of the design's timing and area can be used. The results can be observed in Figure 10 and 11 respectfully.

```
.....
Report: timing
-path full
-delay max
-max. paths 1
Design: MyDesign
Version: P-2019.03-SP1
Date: Mon Nov 15 20:22:46 2021
Operating Conditions: slow Library: NangateOpenCellLibrary_PDKv1_2_v2008_10_slow_nldm
Wire Load Model Mode: top
     Startpoint: convolution3_reg_4_

(rising edge-triggered flip-flop clocked by clk)
Endpoint: dut_sram_write_data_reg_3

(rising edge-triggered flip-flop clocked by clk)
Path Group: clk
Path Type: max
   Point

clock clk (rise edge)
clock network delay (ideal)
convolution3_reg_4_/CK (DFF_X2)
convolution3_reg_4_/CN (DFF_X2)
U332/ZN (INV_X4)
U645/ZN (INV_X2)
U335/ZN (NAND2_X2)
U333/ZN (NAND2_X2)
U331/ZN (NAND2_X2)
U331/ZN (INV_X1)
U397/ZN (INV_X1)
U397/ZN (NAND2_X1)
U601/ZN (NAND2_X1)
U601/ZN (NAND2_X1)
U601/ZN (NAND2_X1)
U437/ZN (NAND2_X1)
U436/ZN (NAND2_X1)
U436/ZN (NAND2_X1)
U435/ZN (NAND2_X1)
U435/ZN (NAND2_X1)
U591/ZN (NAND2_X1)
U591/ZN (NAND2_X2)
U648/ZN (NAND2_X2)
U648/ZN (NAND2_X2)
U648/ZN (NAND2_X2)
U648/ZN (NAND2_X2)
U648/ZN (NAND2_X2)
dut_sram_write_data_reg_3_/D (DFF_X2)
data_arrival_time_clock (rise_adge)
       Point
                                                                                                                                                                                                                                           Incr
                                                                                                                                                                                                                                                                                        Path
                                                                                                                                                                                                                                                                               0.0000
0.0000
0.0000
0.0000
0.3320
f
0.4321
0.4637
0.5400
0.5993
f
0.7048
r
0.5755
f
0.9242
r
1.0166
f
1.2231
f
1.2823
f
1.2823
f
1.2823
f
1.3386
f
1.4554
r
1.1336
f
1.6527
r
1.7113
f
1.7113
f
                                                                                                                                                                                                                                  0.0000
0.0000
0.0000
0.3320
0.0911
0.0405
0.0764
0.0592
0.1055
0.1667
0.1667
0.0925
0.1065
                                                                                                                                                                                                                                    0.0800
0.0792
                                                                                                                                                                                                                                    0.0563
0.1168
0.0782
0.1191
0.0586
0.0000
      clock clk (rise edge)
clock network delay (ideal)
clock uncertainty
dut_sram_write_data_reg_3_/CK (DFF_X2)
library setup time
data required time
                                                                                                                                                                                                                                                                                2.0600
2.0600
2.0100
2.0100 r
1.7123
1.7123
                                                                                                                                                                                                                                  2.0600
0.0000
-0.0500
0.0000
        data required time
data arrival time
                                                                                                                                                                                                                                                                                 1.7123
       slack (MET)
                                                                                                                                                                                                                                                                                 0.0010
```

Figure 10: Timing Report

```
************
Report : area
Design : MyDesign
Version: P-2019.03-SP1
Date : Mon Nov 15 20:22:54 2021
Library(s) Used:
NangateOpenCellLibrary_PDKv1_2_v2008_10_slow_nldm (File: /afs/eos.ncsu.edu/lockers/researc
h/ece/wdavis/tech/nangate/NangateOpenCellLibrary_PDKv1_2_v2008_10/liberty/520/NangateOpenCellL
ibrary_PDKv1_2_v2008_10_slow_nldm.db)
Number of ports:
Number of nets:
Number of cells:
Number of combinational cells:
Number of sequential cells:
Number of macros/black boxes:
Number of buf/inv:
Number of references:
                                                                                  89
                                                                                 629
571
479
44
0
                                                                                   23
                                                                   393.147996
76.608001
210.672005
 Combinational area:
Buf/Inv area:
Noncombinational area:
Macro/Black Box area:
Net Interconnect area:
                                                     0.000000
undefined (No wire load specified)
Total cell area:
Total area:
                                                     603.820000
undefined
```

Figure 11: Area Report

Figure 12: Power Report

The important aspect in timing is having a tight, nonnegative slack value, which was calculated as 0.001. A loose slack means there are additional breathing room for the design. A negative slack means that the timings are not met, thus are violated. It is important to note that adjusting the clock period can affect the slack, area, and power consumption. As clock periods decrease, area and power consumption increase. The power consumption information can be observed in Figure 12.

In this module, the total area is 603.82, a slack of 0.001, a clock period of 2.06 ns, and the total dynamic power of 70.9789 uW.

#### 7. Conclusions

The Fixed Binary Convolution Artificial Neural Network is designed using a counter and 3 SRAMs. This designed was verified using \$display at the critical variables in the stages where their values must be right to have proper output. The functionality is confirmed by the testbench which compares the intended output with the user output. Once verification is completed, synthesis can be performed to give stats on the physical design of the module.

As for the design, I believe I made my code efficient in terms of clock period and power consumption. The main issue I had when designing was trying to understand binary convolution and converting that into design. Even though I spent a few hours understanding the project, ultimately it was crucial as I was able to get a working prototype within a few hours and a synthesizable prototype afterwards in another few hours. Despite multiple hours spent in optimizing the final prototype, I am very pleased with my final design.